Algorithm and VLSI Architecture for Real-Time 1080p60 Video Retargeting

dc.contributor.authorGreisen, Pierreen_US
dc.contributor.authorLang, Manuelen_US
dc.contributor.authorHeinzle, Simonen_US
dc.contributor.authorSmolic, Aljosaen_US
dc.contributor.editorCarsten Dachsbacher and Jacob Munkberg and Jacopo Pantaleonien_US
dc.date.accessioned2013-10-28T10:23:59Z
dc.date.available2013-10-28T10:23:59Z
dc.date.issued2012en_US
dc.description.abstractAspect ratio retargeting for streaming video has actively been researched in the past years. While the mobile market with its huge diversity of screen formats is one of the most promising application areas, no existing algorithm is efficient enough to be embedded in such devices. In this work, we devise an efficient video retargeting algorithm by following an algorithm-architecture co-design approach and we present the first FPGA implementation that is able to retarget full HD 1080p video at up to 60 frames per second. We furthermore show that our algorithm can be implemented on embedded processors at interactive framerates. Our hardware architecture only requires a modest amount of hardware resources, and is portable to a dedicated ASIC for the use in consumer electronic devices such as displays or mobile phones.en_US
dc.description.seriesinformationEurographics/ ACM SIGGRAPH Symposium on High Performance Graphicsen_US
dc.identifier.isbn978-3-905674-41-5en_US
dc.identifier.issn2079-8679en_US
dc.identifier.urihttps://doi.org/10.2312/EGGH/HPG12/057-066en_US
dc.publisherThe Eurographics Associationen_US
dc.subjectCategories and Subject Descriptors (according to ACM CCS): I.3.3 [Computer Graphics]: Content-aware Video Processing-Non-linear video deformationen_US
dc.titleAlgorithm and VLSI Architecture for Real-Time 1080p60 Video Retargetingen_US
Files
Original bundle
Now showing 1 - 2 of 2
Loading...
Thumbnail Image
Name:
057-066.pdf
Size:
7.69 MB
Format:
Adobe Portable Document Format
No Thumbnail Available
Name:
hpg2012_greisen2.mp4
Size:
61.3 MB
Format:
Unknown data format