Newman, Timothy S.Ma, WenjunAlan Heirich and Bruno Raffin and Luis Paulo dos Santos2014-01-262014-01-2620063-905673-40-11727-348Xhttps://doi.org/10.2312/EGPGV/EGPGV06/145-152A scheme for improving the efficiency of parallel isosurfacing for very large datasets is presented. The scheme is aimed at improving performance in multi-processor environments, especially for environments in which interprocessor communication limitations become a bottleneck, such as when the number of processors can scale up without commensurate scale up in inter-processor communication bandwidth. The scheme enables load-balanced computation while also limiting unnecessary communication between processors through the use of communication piggybacking and interleaving. Empirical results are also presented and suggest that the scheme reduces communication by about 15% and overall isosurfacing time by about 13% over a highly efficient non-piggybacked parallel isosurfacing approach.Categories and Subject Descriptors (according to ACM CCS): I.3.6 [Computer Graphics]: Graphics data structures and data typesPiggybacking for More Efficient Parallel Out-of-Core Isosurfacing