• Login
    View Item 
    •   Eurographics DL Home
    • Eurographics Workshops and Symposia
    • EGGH: SIGGRAPH/Eurographics Workshop on Graphics Hardware
    • EGGH96: Eurographics Workshop on Graphics Hardware 1996
    • View Item
    •   Eurographics DL Home
    • Eurographics Workshops and Symposia
    • EGGH: SIGGRAPH/Eurographics Workshop on Graphics Hardware
    • EGGH96: Eurographics Workshop on Graphics Hardware 1996
    • View Item
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Optimal Static 2-Dimensional Screen Subdivision for Parallel Rasterization Architectures

    Thumbnail
    View/Open
    059-067.pdf (853.2Kb)
    Date
    1996
    Author
    McManus, Donald
    Beckmann, Carl
    Pay-Per-View via TIB Hannover:

    Try if this item/paper is available.

    Metadata
    Show full item record
    Abstract
    Designers of computer graphics hardware have used increasing device counts available from IC manufacturers to increase parallelism using techniques such as putting a longer pipeline of data path elements on integrated circuits or developing designs which use an array of processors. Pixel-Planes 1-5 and PixelFIowl are examples of architectures which use an array of pixel processors for rasterization. Early generations of Pixel­ Planes attempted to make these arrays as large as the display providing one processor for each display pixel. Later generations improved performance by grouping processors into multiple smaller arrays, subdividing the screen into sections of a corresponding size and having the arrays independently process the screen subdivisions. This paper describes'simulations which were performed to determine the optimum size subdivision for a graphics computer which uses Pixel-Planes type parallelism. i.e. static. two dimensional screen subdivision parallel polygon rastenzation. We then develop a mathematical approach to determining the optimal subdivision size and show that it agrees well with the experimental data. For special purpose architectures we show that the optimal size depends not only on the polygon size but also on the silicon area consumed by the rasterizer overhead. The mathematical approach can be directly applied to special purpose architectures. and we show how it can be modified for use in analyzing algorithms developed for general purpose architectures such as the Intel Touchstone or Paragon or the Thinking Machines CM-5.
    BibTeX
    @inproceedings {10.2312:EGGH:EGGH96:059-067,
    booktitle = {Eurographics Workshop on Graphics Hardware},
    editor = {Bengt-Olaf Schneider and Andreas Schilling},
    title = {{Optimal Static 2-Dimensional Screen Subdivision for Parallel Rasterization Architectures}},
    author = {McManus, Donald and Beckmann, Carl},
    year = {1996},
    publisher = {The Eurographics Association},
    ISSN = {-},
    ISBN = {-},
    DOI = {10.2312/EGGH/EGGH96/059-067}
    }
    URI
    http://dx.doi.org/10.2312/EGGH/EGGH96/059-067
    Collections
    • EGGH96: Eurographics Workshop on Graphics Hardware 1996

    Eurographics Association copyright © 2013 - 2023 
    Send Feedback | Contact - Imprint | Data Privacy Policy | Disable Google Analytics
    Theme by @mire NV
    System hosted at  Graz University of Technology.
    TUGFhA
     

     

    Browse

    All of Eurographics DLCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

    My Account

    LoginRegister

    Statistics

    View Usage Statistics

    BibTeX | TOC

    Create BibTeX Create Table of Contents

    Eurographics Association copyright © 2013 - 2023 
    Send Feedback | Contact - Imprint | Data Privacy Policy | Disable Google Analytics
    Theme by @mire NV
    System hosted at  Graz University of Technology.
    TUGFhA